initial commit
This commit is contained in:
46
examples/jigs/AD5674R.asc
Normal file
46
examples/jigs/AD5674R.asc
Normal file
@@ -0,0 +1,46 @@
|
||||
Version 4
|
||||
SHEET 1 952 680
|
||||
WIRE -240 -208 -240 -240
|
||||
WIRE -240 -80 -240 -128
|
||||
WIRE -240 -32 -240 -80
|
||||
WIRE -528 112 -800 112
|
||||
WIRE -368 112 -528 112
|
||||
WIRE 112 112 0 112
|
||||
WIRE 192 112 112 112
|
||||
WIRE 272 112 192 112
|
||||
WIRE -800 144 -800 112
|
||||
WIRE 112 144 112 112
|
||||
WIRE 272 160 272 112
|
||||
WIRE -800 256 -800 224
|
||||
WIRE 112 272 112 224
|
||||
WIRE 272 272 272 224
|
||||
WIRE -240 288 -240 256
|
||||
FLAG 192 112 vOUT
|
||||
FLAG -800 256 0
|
||||
FLAG -528 112 vDAC
|
||||
FLAG -240 -240 0
|
||||
FLAG -240 288 0
|
||||
FLAG 112 272 0
|
||||
FLAG 272 272 0
|
||||
FLAG -240 -80 Vdd
|
||||
SYMBOL res 96 128 R0
|
||||
SYMATTR InstName RLOAD
|
||||
SYMATTR Value 1k
|
||||
SYMBOL cap 256 160 R0
|
||||
SYMATTR InstName CLOAD
|
||||
SYMATTR Value 10n
|
||||
SYMBOL voltage -800 128 R0
|
||||
WINDOW 123 0 0 Left 0
|
||||
WINDOW 39 0 0 Left 0
|
||||
SYMATTR InstName Vdac
|
||||
SYMATTR Value PWL(0 0.625 10u 0.625 +1u 1.875)
|
||||
SYMBOL voltage -240 -112 M180
|
||||
WINDOW 0 24 96 Left 2
|
||||
WINDOW 3 24 16 Left 2
|
||||
WINDOW 123 0 0 Left 0
|
||||
WINDOW 39 0 0 Left 0
|
||||
SYMATTR InstName V1
|
||||
SYMATTR Value 5
|
||||
SYMBOL AD5674R -208 112 R0
|
||||
SYMATTR InstName U1
|
||||
TEXT -160 312 Left 2 !.tran 50u
|
||||
Reference in New Issue
Block a user